活动简介

The growing complexity and shrinking geometries of modern device technologies are making high-density, low-voltage devices increasingly susceptible to the influences of electrical noise, process variation, transistor aging, and the effects of natural radiation. The system-level impact of these errors can be far-reaching. Growing concern about intermittent errors, unstable storage cells, and the effects of aging are influencing system design. This workshop provides a forum for discussing current research and practice in system-level error management. Participants from industry and academia explore both current technologies and future research directions (including nanotechnology). SELSE is soliciting papers that address the system-level effects of errors from a variety of perspectives: architectural, logical, circuit-level, and semiconductor processes. Case studies are also solicited. Key areas of interest are (but not limited to): Technology trends and the impact on error rates New error mitigation techniques Characterizing the overhead and design complexity of error mitigation techniques Case studies describing the engineering tradeoffs necessary to decide what mitigation technique to apply Experimental data System-level models: derating factors and validation of error models Error handling protocols (higher-level protocols for robust system design)

征稿信息
留言
验证码 看不清楚,更换一张
全部留言
重要日期
  • 会议日期

    03月26日

    2013

    03月27日

    2013

  • 03月27日 2013

    注册截止日期

主办单位
IEEE Computer Society
联系方式
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询