12 / 2021-12-06 17:48:59
A High-Speed Quadruple-Node-Upset-Tolerant Latch in 22nm CMOS Technology
Quadruple-node -upset; High -speed;C-element; Radiation hardening by design
终稿
HuangZhengfeng / Hefei University of Technology
With the scaling of CMOS feature size, the multi-node upset caused by radiation has become an important reliability issue of storage devices. In order to improve the robustness of the storage devices, this paper proposes a High-Speed Quadruple-Node-Upset tolerant latch (HS-QNU). The proposed HS-QNU latch consists of two single-node-upset-resilient RFCs, two single-node-upset-resilient DICEs and a clocked quadruple-input C-element. Based on the single-node-upset-resilient ability of DICE and RFC and the blocking ability of C-element, the proposed HS-QNU latch can effectively tolerate soft errors when any four internal nodes are upset by transient faults at the same time. Meanwhile, the latch effectively reduces delay and power consumption by using high-speed path and clock-gating technique. Extensive SPICE simulation in 22nm CMOS technology shows that compared with the most robust QNUTL latch, the proposed latch reduces delay by 30.68%, reduces power consumption by 30.86%, reduces power-delay-product by 52.07%, reduces area-power-delay-product by 49.08%, and only increases area overhead by 6.25%. The proposed HS-QNU latch achieves good tradeoff among delay, power consumption and area. Compared with triple-node-upset tolerant latches such as SMNUT, TNUCT, TMHIMNT, LCTNURL, TNURL, TNUHL and TNU-Latch, the proposed HS-QNU latch reduced delay by 94.55% on average, reduces power consumption by 20.21% on average, reduces area overhead by 13.14% on average, reduces the power-delay-product by 95.23% on average, and reduces area-power-delay-product by 95.90% on average. Therefore, compared with the previous hardened latches, the proposed HS-QNU latch has the best hardening ability, the highest speed and the smallest power-delay-product. The variation analysis shows that the proposed HS-QNU latch is insensitive to temperature and voltage variations.
重要日期
  • 会议日期

    12月11日

    2021

    12月12日

    2021

  • 08月18日 2021

    注册截止日期

主办单位
中国计算机学会
承办单位
中国计算机学会容错计算专业委员会
同济大学软件学院
历届会议
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询