Implementation of Fast Bus Tripping Scheme using Microprocessor-based Relays
编号:16 访问权限:仅限参会人 更新:2020-11-11 12:09:16 浏览:84次 口头报告

报告开始:暂无开始时间(12)

报告时间:暂无持续时间

所在会场:[暂无会议] [暂无会议段]

暂无文件

摘要
With the introduction of microprocessor-based relays, a low-cost Fast Bus Tripping Scheme can be implemented to provide a fast and selective solution for faults on distribution buses. The scheme consists of microprocessor-based overcurrent relays installed for each feeder and for each main supply. Fast Bus Tripping Scheme is designed to speed up clearing time for a distribution bus fault with a resultant decrease in the arc flash hazard. This paper elaborates a Fast Bus Tripping Scheme design example for three sections of the distribution buses under all operating scenarios, presents key considerations identified during design practice from different perspectives, such as CT connection arrangement, applied protection functionalities, relay time coordination and relay communication methods. Recommendations have been provided accordingly.
关键词
暂无
报告人
kris qin
maniotba hydro

稿件作者
kris qin maniotba hydro
Ding Lin manitoba hydro
Lana Zhu manitoba hydro
发表评论
验证码 看不清楚,更换一张
全部评论
重要日期
  • 会议日期

    10月21日

    2019

    10月24日

    2019

  • 10月13日 2019

    摘要录用通知日期

  • 10月13日 2019

    初稿截稿日期

  • 10月14日 2019

    初稿录用通知日期

  • 10月24日 2019

    注册截止日期

  • 10月29日 2019

    终稿截稿日期

承办单位
Xi'an Jiaotong University
联系方式
移动端
在手机上打开
小程序
打开微信小程序
客服
扫码或点此咨询